• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
成果搜索

author:

Ji, R. (Ji, R..) [1] | Chen, L. (Chen, L..) [2] | Luo, G. (Luo, G..) [3] | Zeng, X. (Zeng, X..) [4] | Zhang, J. (Zhang, J..) [5] | Feng, Y. (Feng, Y..) [6]

Indexed by:

Scopus

Abstract:

The clock is a periodic synchronization signal used as a time reference for data transfers in synchronous digital systems. However, the clock skew constrains the improvement of clock frequencies and affects the reliability of systems. One skew reduction technique is the use of clock deskew circuits. They can be classified into two methods: delay-locked loop (DLL) deskewing and synchronous mirror delay (SMD) deskewing. The DLL deskewing achieves a fine accuracy, but suffers from slow locking. Reversely, the adjustment of the SMD deskewing is fast, but suffers from a poor accuracy. In this paper, a low-power full-digital hybrid clock deskew circuit is presented. It uses a SMD as coarse delay line and a digital-DLL as a fine delay line. The SPICE simulation shows that the proposed clock deskew circuit achieves fine accuracy , fast locking, and low power. ©2008 IEEE.

Keyword:

Community:

  • [ 1 ] [Ji, R.]School of Computer Science, National University of Defense Technology
  • [ 2 ] [Ji, R.]Xi'an Satellite Control Center
  • [ 3 ] [Chen, L.]School of Computer Science, National University of Defense Technology
  • [ 4 ] [Luo, G.]School of Computer Science, National University of Defense Technology
  • [ 5 ] [Zeng, X.]School of Computer Science, National University of Defense Technology
  • [ 6 ] [Zeng, X.]Fujian Key Laboratory of Microelectronics and Integrate Circuit, Fuzhou University
  • [ 7 ] [Zhang, J.]Xi'an Satellite Control Center
  • [ 8 ] [Feng, Y.]School of Computer Science, National University of Defense Technology

Reprint 's Address:

  • [Ji, R.]School of Computer Science, National University of Defense TechnologyChina

Show more details

Related Keywords:

Related Article:

Source :

Proceedings - IEEE Computer Society Annual Symposium on VLSI: Trends in VLSI Technology and Design, ISVLSI 2008

Year: 2008

Page: 117-121

Language: English

Cited Count:

WoS CC Cited Count:

SCOPUS Cited Count:

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 1

Affiliated Colleges:

Online/Total:112/10032496
Address:FZU Library(No.2 Xuyuan Road, Fuzhou, Fujian, PRC Post Code:350116) Contact Us:0591-22865326
Copyright:FZU Library Technical Support:Beijing Aegean Software Co., Ltd. 闽ICP备05005463号-1