• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
成果搜索

author:

Lin, Zhifeng (Lin, Zhifeng.) [1] | Xie, Yanyue (Xie, Yanyue.) [2] | Qian, Gang (Qian, Gang.) [3] | Wang, Sifei (Wang, Sifei.) [4] | Yu, Jun (Yu, Jun.) [5] | Chen, Jianli (Chen, Jianli.) [6]

Indexed by:

EI Scopus

Abstract:

As the feature sizes keep shrinking, interconnect delays have become a major limiting factor for FPGA timing closure. Traditional placement algorithms that address wirelength alone are no longer sufficient to close timing, especially for the large-scale heterogeneous FPGAs. In this paper, we resolve the crucial FPGA placement problem by optimizing wirelength and timing simultaneously. First, a smoothed routing-architecture-aware timing model is proposed to accurately estimate each interconnect delay. Then, a timing-driven delay look-up table is constructed to further speed up delay access. Finally, we present an effective wirelength and timing co-optimization strategy to produce high-quality placements without timing violations. Compared with Vivado 2019.1 on Xilinx benchmark suites for xc7k325t device, experimental results show that our algorithm achieves not only a 6.6% improvement in worst slack but also a 3.2% reduction for routed wirelength. © 2020 IEEE.

Keyword:

Computer aided design Field programmable gate arrays (FPGA) Table lookup Timing circuits

Community:

  • [ 1 ] [Lin, Zhifeng]Center for Discrete Mathematics and Theoretical Computer Science, Fuzhou University, Fuzhou; 350108, China
  • [ 2 ] [Xie, Yanyue]State Key Lab of ASIC and System, Fudan University, Shanghai; 200433, China
  • [ 3 ] [Qian, Gang]State Key Lab of ASIC and System, Fudan University, Shanghai; 200433, China
  • [ 4 ] [Wang, Sifei]State Key Lab of ASIC and System, Fudan University, Shanghai; 200433, China
  • [ 5 ] [Yu, Jun]State Key Lab of ASIC and System, Fudan University, Shanghai; 200433, China
  • [ 6 ] [Chen, Jianli]Center for Discrete Mathematics and Theoretical Computer Science, Fuzhou University, Fuzhou; 350108, China
  • [ 7 ] [Chen, Jianli]State Key Lab of ASIC and System, Fudan University, Shanghai; 200433, China

Reprint 's Address:

Email:

Show more details

Version:

Related Keywords:

Related Article:

Source :

ISSN: 0738-100X

Year: 2020

Volume: 2020-July

Language: English

Cited Count:

WoS CC Cited Count: 0

SCOPUS Cited Count: 1

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 1

Online/Total:238/10015828
Address:FZU Library(No.2 Xuyuan Road, Fuzhou, Fujian, PRC Post Code:350116) Contact Us:0591-22865326
Copyright:FZU Library Technical Support:Beijing Aegean Software Co., Ltd. 闽ICP备05005463号-1